Title :
Validation of embedded systems using formal method aided simulation
Author :
Karlsson, Daniel ; Eles, Petru ; Peng, Zebo
Author_Institution :
Dept. of Comput. & Inf. Sci., Linkoping Univ., Sweden
fDate :
30 Aug.-3 Sept. 2005
Abstract :
This paper proposes a validation approach, based on simulation, which addresses problems related to both state space explosion of formal methods and low coverage of informal methods. Formal methods, in particular model checking, are used to aid the simulation process in certain situations in order to boost coverage. The invocation frequency of the model checker is dynamically controlled by estimating certain parameters, based on statistics collected previously during the same validation session, in order to minimise verification time and at the same time achieve reasonable coverage. The approach has been demonstrated feasible by numerous experimental results.
Keywords :
circuit CAD; circuit simulation; embedded systems; formal verification; minimisation; statistical analysis; embedded system validation; formal method aided simulation; invocation frequency; model checking; state space explosion; verification time minimisation; Embedded system; Fires;
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
DOI :
10.1109/DSD.2005.75