Title :
Predictable embedding of large data structures in multiprocessor networks-on-chip
Author :
Stuijk, Sander ; Basten, Twan ; Mesman, Bart ; Geilen, Marc
Author_Institution :
Eindhoven Univ. of Technol., Netherlands
fDate :
30 Aug.-3 Sept. 2005
Abstract :
Predictable, tile-based multiprocessor networks-on-chip are considered as future embedded systems platforms. Each tile contains one or a few processors and local memories. These memories are typically too small to store large data structures (e.g. a video frame). A solution to this is to embed tiles with large memories in the architecture. However, fetching data from these memories is slow because of the large network delays. The delay can be hidden by using prefetching. Our main contributions are models that allow timing analysis to provide guaranteed quality and performance when using remote memories and prefetching. We use two realistic video applications to show that our models can be used in practice to derive a predictable system using large memory tiles and prefetching, and to provide guaranteed real-time performance.
Keywords :
computer architecture; data structures; embedded systems; multiprocessing systems; network-on-chip; storage management; timing; embedded system; large data structure; large memory tile; multiprocessor networks-on-chip; network delay; predictable system; prefetching mechanism; real-time performance; realistic video application; remote memory; timing analysis; Data structures; Delay; Embedded system; Memory architecture; Performance analysis; Predictive models; Prefetching; Real time systems; Tiles; Timing;
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
DOI :
10.1109/DSD.2005.64