DocumentCode :
2797469
Title :
Efficient simultaneous rounding method removing sticky-bit from critical path for floating point addition
Author :
Park, Woo-Chan ; Han, Tack-Don ; Kim, Shin-Dug
Author_Institution :
Dept. of Comput. Sci., Yonsei Univ., Seoul, South Korea
fYear :
2000
fDate :
2000
Firstpage :
223
Lastpage :
226
Abstract :
Processing flow of the conventional floating point addition/subtraction operation consists of several steps, i.e., alignment, addition/subtraction, normalization, and rounding stages in this order. A floating adder/subtractor performing addition/subtraction and IEEE rounding in parallel was presented where any additional execution time nor any high speed adder for rounding operation was not required. But, the sticky-bit, which is generated at the alignment stage, is included in the critical path delay. In this research, a technique to remove the sticky-bit generation from the critical path is proposed. Its hardware model and correctness proofs are provided and evaluated. The proposed floating point adder provides effectiveness in the points of chip area and its execution time
Keywords :
adders; delays; floating point arithmetic; roundoff errors; alignment stage; chip area; correctness proofs; critical path; execution time; floating point addition; hardware model; processing flow; simultaneous rounding method; sticky-bit; Central Processing Unit; Computer graphics; Computer science; Delay; Digital signal processing chips; Digital signal processors; Hardware; Logic; Multiplexing; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 2000. AP-ASIC 2000. Proceedings of the Second IEEE Asia Pacific Conference on
Conference_Location :
Cheju
Print_ISBN :
0-7803-6470-8
Type :
conf
DOI :
10.1109/APASIC.2000.896949
Filename :
896949
Link To Document :
بازگشت