DocumentCode
2797971
Title
A BIST scheme for testing DAC
Author
Lin, Chun Wei ; Lin, Sheng Feng
Author_Institution
Department of Electronic Engineering, National Yunlin University of Science & Technology, 64002, Taiwan
fYear
2012
fDate
16-18 May 2012
Firstpage
1
Lastpage
4
Abstract
In this paper, we propose a low speed built-in-self-test (BIST) scheme for testing static parameters of high-speed digital-to-analog converter (DAC). Based on under-sampling technique, the DAC output signal is modulated into low speed pulse signal by pulse-width-modulation (PWM) with two sinusoidal carriers. The nonlinearity errors of DAC hence represents on duty ratio of converted pulse signal. In addition, a precise embedded time-to-digital converter (TDC) is inserted to measure the pulse width of converted signal on chip. The static parameters of DAC then can be estimated through analyzing output signal of TDC captured by conventional logic analyzer. To demonstrate the proposed scheme, we applied the method on 8-bits 200MS/s DAC. The experiment showed very good result that the maximum estimated error of DNL and INL are less than 0.2LSB and 0.35LSB. Moreover, the most important merit is that the required test environment and equipment are low speed compared to DAC under test.
Keywords
Built-in self-test; Delay; Estimation; Pulse measurements; Quantization; Systematics; BIST; DAC; PWM; TDC; testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology (ECTI-CON), 2012 9th International Conference on
Conference_Location
Phetchaburi, Thailand
Print_ISBN
978-1-4673-2026-9
Type
conf
DOI
10.1109/ECTICon.2012.6254328
Filename
6254328
Link To Document