DocumentCode :
2798498
Title :
Static Address Generation Easing: a design methodology for parallel interleaver architectures
Author :
Chavet, C. ; Coussy, P. ; Urard, P. ; Martin, E.
Author_Institution :
Lab.-STICC Lab., Univ. de Bretagne Sud, France
fYear :
2010
fDate :
14-19 March 2010
Firstpage :
1594
Lastpage :
1597
Abstract :
For high throughput applications, turbo-like iterative decoders are implemented with parallel architectures. However, to be efficient parallel architectures require to avoid collision accesses i.e. concurrent read/write accesses should not target the same memory block. This consideration applies to the two main classes of turbo-like codes which are Low Density Parity Check (LDPC) and Turbo-Codes. In this paper we propose a methodology which finds a collision-free mapping of the variables in the memory banks and which optimizes the resulting interleaving architecture. Finally, we show through a pedagogical example the interest of our approach compared to state-of-the-art techniques.
Keywords :
codecs; interleaved codes; logic design; parallel architectures; turbo codes; collision access; collision-free mapping; concurrent read/write access; low density parity check codes; memory banks; memory block; parallel interleaver architectures; static address generation; turbo-codes; turbo-like codes; turbo-like iterative decoders; Communication networks; Communication standards; Costs; Delay; Design methodology; Interleaved codes; Iterative decoding; Parity check codes; Throughput; Turbo codes; Parallel architecture; interleavers; memory mapping; turbo-codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics Speech and Signal Processing (ICASSP), 2010 IEEE International Conference on
Conference_Location :
Dallas, TX
ISSN :
1520-6149
Print_ISBN :
978-1-4244-4295-9
Electronic_ISBN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.2010.5495535
Filename :
5495535
Link To Document :
بازگشت