DocumentCode :
2798909
Title :
On Generating Vectors for Accurate Post-Silicon Delay Characterization
Author :
Das, Prasanjeet ; Gupta, Sandeep K.
Author_Institution :
Dept. of Electr. Eng. - Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
251
Lastpage :
260
Abstract :
In this paper, we propose a new method to generate vectors for post-silicon delay characterization, especially for exposing delay marginalities during post-silicon validation and speed binning during testing. Our method generates vectors that are guaranteed to excite the worst-case delays of fabricated chips without introducing any pessimism. It embodies several innovations, including a resilient gate delay model that captures multiple input switching effects and process variations, new conditions that vectors must satisfy to invoke the maximum delay of a target path, and a new approach to generate multiple vectors (vector-spaces) that are collectively guaranteed to invoke the worst-case delay of the target path. We present experimental results for benchmark circuits to demonstrate the effectiveness of our method for post-silicon validation and describe how the generated vectors can be adapted for speed binning.
Keywords :
logic design; logic gates; logic testing; benchmark circuit; delay marginalities; post-silicon delay characterization; resilient gate delay model; speed binning; vector generation; Delay; Logic gates; Robustness; Silicon; Testing; Vectors; Validation; delay characterization; delay marginality; maximum delay sensitization; multiple vectors; post-silicon; speed binning; vector spaces;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.39
Filename :
6114498
Link To Document :
بازگشت