DocumentCode :
2798950
Title :
Low Test Data Volume Low Power At-Speed Delay Tests Using Clock-Gating
Author :
Moghaddam, Elham K. ; Rajski, Janusz ; Reddy, Sudhakar M. ; Janicki, Jakub
Author_Institution :
Dept. of ECE, Univ. of Iowa, Iowa City, IA, USA
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
267
Lastpage :
272
Abstract :
Growing test data volume and excessive test power consumption in at-speed scan testing are both serious concerns for the semiconductor industry. This paper presents a method to simultaneously reduce test data volume and test power in at-speed delay test utilizing clock gating. This is achieved through not clocking a high proportion of scan chains during both scan shift and test response capture. Reducing the number of scan chains shifted during scan load can be expected to permit higher scan shift frequency thus reducing the test time. Reduced test data volume can be expected to permit fewer tester channels for testing which can increase the number of chips tested in parallel. Experimental results for a set of industrial circuits show that the proposed method, on average, reduces test data volume by a factor 2.7, switching activity during scan shift by a factor of 5 and peak switching activity during test response capture by a factor of 2.
Keywords :
VLSI; clocks; delays; integrated circuit design; integrated circuit testing; low-power electronics; VLSI design; at-speed scan testing; clock-gating; excessive test power consumption; industrial circuits; low test data volume low power at-speed delay tests; scan shift; semiconductor industry; test response capture; tester channels; Circuit faults; Clocks; Delay; Loading; Logic gates; Switches; Vectors; at-speed delay test; low test power; test data volume;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.46
Filename :
6114500
Link To Document :
بازگشت