DocumentCode :
2799212
Title :
An Innovative Methodology for Scan Chain Insertion and Analysis at RTL
Author :
Zaourar, Lilia ; Kieffer, Yann ; Aktouf, Chouki
Author_Institution :
Lab. LIP6/Soc, Univ. Pierre et Marie Curie, Paris, France
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
66
Lastpage :
71
Abstract :
While raising the level of abstraction in design methodologies is uniformly accepted as desirable, raising Design For Test of complex VLSI chips is still challenging for both analysis and implementation. Still, testing logic can be described at the RT-level, and inserting it before synthesis has many advantages, among which the ability to debug testability issues early in the design flow, and leveraging the optimization done by the synthesis tool. But inserting DFT logic such as a full-scantest logic before synthesis brings its own challenges: the earlier it is inserted in the flow, the harder it is to provide low-overhead insertion. In this work, we combine the use of a lightweight synthesis with graph models for inferring logical proximity information from the design, and then use classic approximation algorithms for the traveling salesman problem to determine the scan-stitching ordering. We show how this procedure allows the decrease of the cost of both scan analysis and implementation, by measuring total wire length on placed and routed benchmark designs, both academic and industrial.
Keywords :
VLSI; approximation theory; circuit optimisation; design for testability; graph theory; integrated circuit design; integrated circuit testing; travelling salesman problems; DFT logic; RT-level logic testing; RTL; VLSI chip testing; approximation algorithms; design flow; design for test; design methodology; graph models; lightweight synthesis; logical proximity information; low-overhead insertion; optimization; routed benchmark designs; scan chain analysis; scan chain insertion; scan-stitching ordering; synthesis tool; testability; traveling salesman problem; Algorithm design and analysis; Approximation algorithms; Clocks; Logic gates; Optimization; Routing; Traveling salesman problems; DFT; Graph Models; Scan Testing; TSP;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.20
Filename :
6114515
Link To Document :
بازگشت