DocumentCode :
2799828
Title :
NoCEE: energy macro-model extraction methodology for network on chip routers
Author :
Chan, Jeremy ; Parameswaran, Sri
Author_Institution :
Sch. of Comput. Sci. & Eng., New South Wales Univ., Sydney, NSW, Australia
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
254
Lastpage :
259
Abstract :
In this paper we present NoCEE, a fast and accurate method for extracting energy models for packet-switched network on chip (NoC) routers. Linear regression is used to model the relationship between events occurring in the NoC and energy consumption. The resulting models are cycle accurate and can be applied to different technology libraries. We verify the individual router estimation models with many different synthetically generated traffic patterns and data inputs. Characterization of a small library takes about two hours. The mean absolute energy estimation error of the resultant models is 5% (10% max) against a complete gate level simulation. We also apply this method to a number of complete NoCs with inputs extracted from synthetic application traces and compare our estimated results to the gate level power simulations (mean absolute error is 5%). Our estimation methodology has been integrated with commercial logic synthesis flow and power estimation tools (synopsys design compiler and primepower), allowing application across different designs. The extracted models show the different trends across various parameterizations of network on chip routers and have been integrated into an architecture exploration framework.
Keywords :
circuit CAD; integrated circuit design; integrated circuit modelling; network routing; network-on-chip; packet switching; regression analysis; NoC routers; data inputs; energy consumption; energy macro-model extraction method; gate level power simulation; linear regression; logic synthesis flow; mean absolute energy estimation; network on chip routers; packet-switched routers; power estimation tools; router estimation models; traffic patterns; Data mining; Energy consumption; Estimation error; Libraries; Linear regression; Logic design; Network synthesis; Network-on-a-chip; Telecommunication traffic; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560073
Filename :
1560073
Link To Document :
بازگشت