Title :
DiCER: distributed and cost-effective redundancy for variation tolerance
Author :
Wu, Di ; Venkataraman, Ganesh ; Hu, Jiang ; Li, Quiyang ; Mahapatra, Rabi
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
Abstract :
Increasingly prominent variational effects impose imminent threat to the progress of VLSI technology. This work explores redundancy, which is a well-known fault tolerance technique, for variation tolerance. It is observed that delay variability can be reduced by making redundant paths distributed or less correlated. Based on this observation, a gate splitting methodology is proposed for achieving distributed redundancy. We show how to avoid short circuit and estimate delay in dual-driver nets which are caused by gate splitting. A spin-off gate placement heuristic is developed to minimize redundancy cost. Monte Carlo simulation results on benchmark circuits show that our method can improve timing yield from 59% to 72% with only 03% increase on cell area and 2.2% increase on wirelength on average.
Keywords :
Monte Carlo methods; VLSI; delay estimation; fault tolerance; integrated circuit testing; redundancy; DiCER; Monte Carlo simulation; VLSI technology; cost-effective redundancy; delay variability; distributed redundancy; dual-driver nets; fault tolerance technique; gate splitting method; spin-off gate placement heuristic; variation tolerance; variational effects; Circuit noise; Circuit synthesis; Computer science; Costs; Delay estimation; Fault tolerance; Hardware; Redundancy; Timing; Very large scale integration;
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
DOI :
10.1109/ICCAD.2005.1560100