DocumentCode :
2801001
Title :
Timing-aware power noise reduction in layout
Author :
Chao-Yang Yeh ; Marek-Sadowska, M.
Author_Institution :
Apache Design Solutions Inc., Mountain View, CA, USA
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
627
Lastpage :
634
Abstract :
In this paper, we propose a timing-aware power-noise reduction technique. Our approach consists of prediction and correction steps. Before placement, we estimate the power noise of each cell considering switching frequency of cells which, after placement, will most likely be in the neighborhood. If a frequently switching cell has neighbors which switch infrequently, it is unlikely that this cell will suffer from a power noise problem. Based on the cell power noise estimation, we add decap padding to each cell. Then we invoke a standard cell placement tool and perform power grid analysis. We eliminate the power grid noise by gate sizing. Our technique can reallocate decaps to improve power noise, power consumption, and timing. The gate sizing is based on the sequence of linear programs (SLP) formulation, and it can be solved efficiently. Experimental results show that our techniques can effectively reduce power noise and meet timing constraints.
Keywords :
circuit optimisation; integrated circuit layout; integrated circuit noise; linear programming; cell power noise estimation; circuit layout; decap padding; gate sizing; linear program sequence; power grid analysis; switching frequency; timing constraint; timing-aware power noise reduction; Circuit noise; Energy consumption; Noise reduction; Performance analysis; Power grids; Switches; Switching frequency; Timing; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560143
Filename :
1560143
Link To Document :
بازگشت