DocumentCode :
2803081
Title :
Test Scheduling in an IEEE P1687 Environment with Resource and Power Constraints
Author :
Zadegan, Farrokh Ghani ; Ingelsson, Urban ; Asani, Golnaz ; Carlsson, Gunnar ; Larsson, Erik
Author_Institution :
Linkoping Univ., Linkoping, Sweden
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
525
Lastpage :
531
Abstract :
In contrast to IEEE 1149.1, IEEE P1687 allows, through segment insertion bits, flexible scan paths for accessing on-chip instruments, such as test, debug, monitoring, measurement and configuration features. Flexible access to embedded instruments allows test time reduction, which is important at production test. However, the test access scheme should be carefully selected such that resource constraints are not violated and power constraints are met. For IEEE P1687, we detail in this paper session-based and session-less test scheduling, and propose resource and power-aware test scheduling algorithms for the detailed scheduling types. Results using the implementation of our algorithms shows on ITC´02-based benchmarks significant test time reductions when compared to non-optimized test schedules.
Keywords :
integrated circuit manufacture; integrated circuit testing; program debugging; scheduling; IEEE P1687 environment; accessing on-chip instruments; debug; embedded instruments; flexible scan paths; power constraints; power-aware test scheduling; production test; resource constraints; segment insertion bits; test time reduction; Instruments; Job shop scheduling; Logic gates; Power dissipation; Programming; Schedules; Testing; Constraints; IEEE P1687; IJTAG; Test Scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.80
Filename :
6114729
Link To Document :
بازگشت