• DocumentCode
    2803748
  • Title

    Automation of 3D-DfT Insertion

  • Author

    Deutsch, Sergej ; Chickermane, Vivek ; Keller, Brion ; Mukherjee, Subhasish ; Konijnenburg, Mario ; Marinissen, Erik Jan ; Goel, Sandeep K.

  • Author_Institution
    Cadence Design Syst., Feldkirchen, Germany
  • fYear
    2011
  • fDate
    20-23 Nov. 2011
  • Firstpage
    395
  • Lastpage
    400
  • Abstract
    Using Through-Silicon Vias (TSVs) in three-dimensional stacked ICs (3D-SICs) has benefits in terms of interconnect density, performance, and power dissipation. For 3D-SICs, an extension of the Design-for-Test architecture based on die-level wrappers is required to enable pre-bond die testing as well as modular post-bond die and interconnect testing. This paper presents an approach that automates the insertion of die wrappers. Experimental results show that the user can perform automated 3D-DfT insertion through existing EDA tools with negligible area costs, and verify the proposed DfT by test pattern generation and simulation.
  • Keywords
    integrated circuit interconnections; integrated circuit testing; three-dimensional integrated circuits; 3D-DfT insertion automation; EDA tools; TSV; design-for-test architecture; die-level wrappers; interconnect density; interconnect testing; modular post-bond die testing; modular post-bond die testingtest pattern generation; power dissipation; prebond die testing; three-dimensional stacked IC; through-silicon via; Generators; Multiplexing; Probes; Registers; Testing; Three dimensional displays; Through-silicon vias;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium (ATS), 2011 20th Asian
  • Conference_Location
    New Delhi
  • ISSN
    1081-7735
  • Print_ISBN
    978-1-4577-1984-4
  • Type

    conf

  • DOI
    10.1109/ATS.2011.58
  • Filename
    6114762