DocumentCode :
2803901
Title :
An Educational Tool for Design Automation of CMOS Cells
Author :
Ziesemer, Adriel ; Lazzari, Cristiano ; Reis, Ricardo
Author_Institution :
Univ. Fed. do Rio Grande do Sul (UFRGS), Porto Alegre
fYear :
2007
fDate :
3-4 June 2007
Firstpage :
149
Lastpage :
150
Abstract :
This paper presents a didactic tool that makes possible the automatic generation of full layouts of CMOS cells from its transistor level netlist in SPICE format. The tool allows the creation or modification of the netlist of a CMOS cell, including transistor sizing. It also let the user to quickly see the layout resulting after each modification. The tool does generate the cells in the linear matrix layout style and can automatically apply folding in the transistors when it is needed. Additionally, it is included a layout editor to allow the visualization of the generated layout.
Keywords :
CMOS integrated circuits; computer aided instruction; electronic engineering computing; electronic engineering education; CMOS cell; SPICE format; educational tool; linear matrix layout; transistor sizing; Circuits; Computational modeling; Design automation; Network synthesis; Pins; Rails; Routing; SPICE; Strips; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Systems Education, 2007. MSE '07. IEEE International Conference on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7695-2849-X
Type :
conf
DOI :
10.1109/MSE.2007.19
Filename :
4231492
Link To Document :
بازگشت