• DocumentCode
    28044
  • Title

    A 0.5–16.3 Gb/s Fully Adaptive Flexible-Reach Transceiver for FPGA in 20 nm CMOS

  • Author

    Frans, Yohan ; Carey, Declan ; Erett, Marc ; Amir-Aslanzadeh, Hesam ; Fang, Wayne Y. ; Turker, Didem ; Jose, Anup P. ; Bekele, Adebabay ; Im, Jay ; Upadhyaya, Parag ; Wu, Zhaoyin Daniel ; Hsieh, Kenny C. H. ; Savoj, Jafar ; Chang, Ken

  • Author_Institution
    Xilinx, Inc., San Jose, CA, USA
  • Volume
    50
  • Issue
    8
  • fYear
    2015
  • fDate
    Aug. 2015
  • Firstpage
    1932
  • Lastpage
    1944
  • Abstract
    This paper describes a 0.5-16.3 Gb/s fully adaptive wireline transceiver embedded in 20 nm CMOS FPGA. The receiver utilizes bandwidth adjustable CTLE and adjustable output capacitance at the AGC to support wide range of channel loss profiles. A modified 11-tap, 1 bit speculative DFE topology provides reliable operation across all data rates. Low-latency digital CDR ensures high tracking bandwidth while still providing flexibility to support multiple protocols. The transceiver uses ring-oscillator with programmable main and cross-coupled inverter drive-strengths to wide range of operating frequency for low data-rate operation. A wide range low jitter LC-PLL utilizes feedback divider with synchronized CMOS down-counter without a prescaler to achieve a continuous divide ratio of 16-257. The clock distribution uses quadrature-error correction circuit to improve phase interpolator linearity. The transceiver achieves BER <;10-15 over a 28 dB loss backplane at 16.3 Gb/s and over legacy channels with 10 G-KR characteristics at 10.3125 Gb/s. The transceiver meets jitter tolerance specifications for both PCIe Gen3 at 8 Gb/s and PCIe Gen4 at 16 Gb/s in both common-clock and spread-spectrum modes.
  • Keywords
    CMOS logic circuits; decision feedback equalisers; field programmable gate arrays; protocols; transceivers; AGC; BER; CMOS; CTLE; DFE topology; FPGA; PCIe Gen3; PCIe Gen4; bit rate 0.5 Gbit/s to 16.3 Gbit/s; clock distribution; common-clock modes; cross-coupled inverter drive-strengths; loss 28 dB; phase interpolator linearity; protocols; quadrature-error correction circuit; ring-oscillator; size 20 nm; spread-spectrum modes; transceiver; word length 1 bit; Clocks; Decision feedback equalizers; Field programmable gate arrays; Gain; Gain control; Receivers; Transceivers; CMOS; FGPA; Transceiver; adaptive; serdes; serial link; wireline;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2015.2413849
  • Filename
    7086092