Title :
Multi-core/tile Polymorphous Computing systems
Author :
Spaanenburg, Henk
Author_Institution :
Univ. of New Hampshire, Durham, NH
Abstract :
Polymorphous computing systems have been introduced in multi-core/tile architectures as a result of the DARPA Polymorphous Computing Architectures (PCA) program. We will review the state-of-the-art in multi-core systems, first by reviewing the PCA developed systems, and secondly by reviewing recently announced multi-core chips. The PCA-developed USC-ISI/Raytheon/Mercury MONARCH chip in addition to the general-purpose (post)-processing cores contains reprogrammable hardware for high-performance sensor-based (pre)-processing. This paper describes the application of polymorphous computing in embedded processing application domains. We will be particularly interested in the performance benefits gained from additional reconfigurable hardware in multi-core chips.
Keywords :
computer architecture; embedded systems; microprocessor chips; DARPA Polymorphous Computing Architectures; USC-ISI/Raytheon/Mercury MONARCH chip; embedded processing; general-purpose post-processing cores; high-performance sensor-based pre-processing; multicore chips; multicore polymorphous computing systems; reprogrammable hardware; tile polymorphous computing systems; Application software; Computer architecture; Coprocessors; Digital signal processing; Field programmable gate arrays; Hardware; Logic devices; Principal component analysis; Reconfigurable logic; Tiles;
Conference_Titel :
Information Technology, 2008. IT 2008. 1st International Conference on
Conference_Location :
Gdansk
Print_ISBN :
978-1-4244-2244-9
Electronic_ISBN :
978-1-4244-2245-6
DOI :
10.1109/INFTECH.2008.4621675