DocumentCode :
2807288
Title :
A TDM Test Scheduling Method for Network-on-Chip Systems
Author :
Nolen, John Mark ; Mahapatra, Rabi
Author_Institution :
Texas A & M Univ., College Station, TX
fYear :
2005
fDate :
Nov. 2005
Firstpage :
90
Lastpage :
98
Abstract :
Much current research has focused on employing network-on-chips (NoC´s) for communication among numerous cores on large scale SoC´s. One side benefit of such designs is the potential to utilize this communication infrastructure with little modification for manufacturing test delivery. In this paper the authors present a test scheduling approach for such designs that minimizes test time through high-speed test delivery over the network and lower rate test execution at the target cores. To achieve this, test data are interleaved over the network in a time division multiplexed (TDM) approach. Experimental results with the ITC´02 SoC benchmarks are proposed that show substantial test time reduction beyond single speed techniques. Further enhancements are presented that overcome some deficiencies in the simplest approach
Keywords :
integrated circuit testing; network-on-chip; scheduling; time division multiplexing; ITC´02 SoC benchmarks; NoC; TDM; communication infrastructure; high-speed test delivery; large scale SoC; manufacturing test delivery; network-on-chip systems; test scheduling; time division multiplexed; Circuit testing; Design for testability; Job shop scheduling; Large-scale systems; Manufacturing; Network-on-a-chip; Pipelines; Routing; System testing; Time division multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification, 2005. MTV '05. Sixth International Workshop on
Conference_Location :
Austin, TX
ISSN :
1550-4093
Print_ISBN :
0-7695-2627-6
Type :
conf
DOI :
10.1109/MTV.2005.3
Filename :
4022234
Link To Document :
بازگشت