DocumentCode :
2807983
Title :
High-level Architecture of an IPSec-dedicated System on Chip
Author :
Ferrante, Alberto ; Piuri, Vincenzo
Author_Institution :
Univ. of Lugano, Lugano
fYear :
2007
fDate :
21-23 May 2007
Firstpage :
159
Lastpage :
166
Abstract :
IPSec is a suite of protocols which adds security to communications at the IP level. Protocols within the IPSec suite make extensive use of cryptographic algorithms. Since these algorithms are computationally very intensive, some hardware acceleration is needed to support high throughput. In this paper we propose a high level architecture of a system on chip (SoC) which implements IPSec. This SoC has been thought to be placed on the main data path of the host machine (flow-through architecture), thus allowing for transparent processing of IPSec traffic. The functionalities of the different blocks and their interactions, along with an estimation of the internal memory size, are also shown.
Keywords :
IP networks; cryptographic protocols; logic design; system-on-chip; telecommunication security; telecommunication traffic; IPSec traffic; IPSec-dedicated system on chip; cryptographic algorithms; high-level architecture; protocols; Acceleration; Authentication; Cryptographic protocols; Cryptography; Data security; Databases; Electrostatic precipitators; Hardware; Payloads; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next Generation Internet Networks, 3rd EuroNGI Conference on
Conference_Location :
Trondheim
Print_ISBN :
1-4244-0857-1
Electronic_ISBN :
1-4244-0857-1
Type :
conf
DOI :
10.1109/NGI.2007.371211
Filename :
4231834
Link To Document :
بازگشت