DocumentCode :
2809661
Title :
Efficient scan-path and BIST latches for static CMOS ASIC circuits
Author :
Mukund, Shridhar K. ; Thanawastien, Suchai ; Rao, T.R.N.
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Southwestern Louisiana, Lafayette, LA, USA
fYear :
1990
fDate :
12-14 Aug 1990
Firstpage :
576
Abstract :
The authors present a scan-path and BIST (built-in self test) implementation scheme evolved to reduce the cost of incorporating testability in a CMOS ASIC (application specific integrated circuit) environment. Minimal penalty on circuit performance, low area overhead and ease of design are the main goals, achieved by taking into account CMOS semicustom design specific conditions. Scan-path and BIST latches are designed to have minimal impact on normal latch performance. Design independence is achieved by using an independent clock for testing, while area overhead is reduced by careful use of MOS gates and dynamic latching stages to incorporate testability in an otherwise fully static and complementary CMOS environment
Keywords :
CMOS integrated circuits; application specific integrated circuits; built-in self test; integrated logic circuits; logic testing; BIST latches; area overhead; circuit performance; independent clock; latch performance; scan-path; semicustom design specific conditions; static CMOS ASIC circuits; testability; Application specific integrated circuits; Automatic testing; Built-in self-test; CMOS technology; Circuit testing; Costs; Latches; Libraries; Logic testing; Working environment noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1990., Proceedings of the 33rd Midwest Symposium on
Conference_Location :
Calgary, Alta.
Print_ISBN :
0-7803-0081-5
Type :
conf
DOI :
10.1109/MWSCAS.1990.140784
Filename :
140784
Link To Document :
بازگشت