DocumentCode :
2810220
Title :
Investigating Cache Energy Efficiency in Multimedia Processors
Author :
Deris, Kaveh Jokar ; Baniasadi, Amirali
Author_Institution :
Univ. of Victoria, Victoria
fYear :
2007
fDate :
22-26 April 2007
Firstpage :
500
Lastpage :
505
Abstract :
In this work we study how cache complexity impacts energy and performance in multimedia processors. We estimate cache energy budget for a multimedia processor similar to Intel´s XScale and calculate energy and latency break-even points for realistic and ideal cache organizations. We show that design efforts made to reduce cache miss rate are only justifiable if the associated latency and energy overhead remain below the calculated break-even points. Moreover, we show that, for the applications studied here, the instruction cache has a lower latency break-even point compared to the data cache. However, investing energy in the data cache is likely to result in better energy efficiency compared to the instruction cache. We also study alternative cache configurations and investigate if such alternatives would improve energy-efficiency.
Keywords :
cache storage; multimedia computing; Intel XScale; cache complexity; cache energy efficiency; cache organizations; energy overhead; instruction cache; latency break-even points; multimedia processors; Cellular phones; Clocks; Delay; Energy efficiency; Handheld computers; Investments; Multimedia systems; Power dissipation; Power engineering and energy; Telematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
ISSN :
0840-7789
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2007.131
Filename :
4232790
Link To Document :
بازگشت