Title :
A RAM based architecture for the implementation of bit serial digital filters
Author :
Bull, D.R. ; Wacey, G. ; Hansen, J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bristol Univ., UK
Abstract :
Bit-serial implementations of digital signal processing algorithms often find favour where reduced implementation area is an important design criterion since they facilitate an efficient trade-off between silicon area and data throughput. Area-wise the adoption of a bit-serial regime not only offers single wire communication paths, but also allows the use of one-bit arithmetic operators. This paper presents a methodology and architecture which will facilitate the adoption of standard RAM compiled cells for bit serial digital filtering. The paper presents the method and general architecture, and describes a design which has been realised using this technique based on the Xilinx 4000 series FPGA. Finally, complexity comparisons are made between the new and conventional approaches
Keywords :
digital filters; digital signal processing chips; logic arrays; random-access storage; FPGA; RAM based architecture; Xilinx 4000 series; bit serial digital filters; chip area; complexity comparisons; data throughput; digital signal processing algorithms; implementation; methodology; one-bit arithmetic operators; single wire communication paths; standard RAM compiled cells;
Conference_Titel :
Digital and Analogue Filters and Filtering Systems, IEE Twelfth Saraga Colloquium on
Conference_Location :
London