DocumentCode :
2812813
Title :
Compact Hardware Implementation of the Block Cipher Camellia with Concurrent Error Detection
Author :
Cheng, Huiju ; Heys, Howard M.
Author_Institution :
Memorial Univ. of Newfoundland, Newfoundland
fYear :
2007
fDate :
22-26 April 2007
Firstpage :
1129
Lastpage :
1132
Abstract :
A compact hardware implementation of a block cipher is attractive for any low-cost embedded application like smart cards. In this paper, a compact hardware architecture for Camellia is investigated. In this architecture, encryption and key scheduling share the same datapath and a four s-box iterative structure is employed. In the hardware design of cryptographic algorithms, concurrent error detection (CED) techniques have been proposed not only to protect the encryption and decryption process from random faults but also from the intentionally injected faults by some attackers. In our design, we also investigate a multiple parity code based error detection scheme. In our CED scheme, all the components are protected and all single-bit faults and most multiple faults will be detected. We study the implementation of the compact architecture for an ASIC and an FPGA. The design requires 14.12K gates with a throughput of 143 Mbps based on 0.18-um CMOS standard cell library and 1052 slices with a throughput of 135 Mbps based on Xilinx Virtex-E v1000efg860 chip. For our concurrent error detection, the hardware overhead is about 83%.
Keywords :
CMOS integrated circuits; application specific integrated circuits; cryptography; error detection; field programmable gate arrays; ASIC; CMOS standard cell library; Camellia; FPGA; Xilinx Virtex-E vl000efg860 chip; block cipher; compact hardware implementation; concurrent error detection; decryption process; encryption; gates; key scheduling; multiple faults; multiple parity code; s-box iterative structure; single-bit faults; Algorithm design and analysis; Application specific integrated circuits; Cryptography; Fault detection; Field programmable gate arrays; Hardware; Iterative algorithms; Protection; Smart cards; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2007. CCECE 2007. Canadian Conference on
Conference_Location :
Vancouver, BC
ISSN :
0840-7789
Print_ISBN :
1-4244-1020-7
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2007.287
Filename :
4232946
Link To Document :
بازگشت