Title :
Designing efficient Benes and Banyan based input-buffered ATM switches
Author :
Boppana, Rajendra V. ; Raghavendra, C.S.
Author_Institution :
Div. of Comput. Sci., Texas Univ., San Antonio, TX, USA
Abstract :
Multistage network based input-buffered ATM switches, which have been studied extensively, are cheaper compared to crossbar designs but suffer from elaborate cell selection methods or expensive network setup. In this paper, a fast cell selection method is proposed to avoid slow cell selection and costly network setup for these designs. In particular, we propose network hardware specific selection techniques for cell selection in input buffered Banyan network with an internal speed twice that of the external links. Our simulation results show that cell selection by looking at up to 10 cells in each input queue for switch sizes up to N=64 yields 95% or higher switch utilization
Keywords :
asynchronous transfer mode; buffer storage; multistage interconnection networks; packet switching; queueing theory; Banyan based ATM switches; Benes based ATM switches; crossbar designs; external links; fast cell selection method; input buffered Banyan network; input queue; input-buffered ATM switches; internal speed; multistage network based switches; network hardware specific selection; network setup; simulation results; switch sizes; switch utilization; Asynchronous transfer mode; Bandwidth; Bipartite graph; Computer science; Delay; Fabrics; Read-write memory; Routing; Switches; Throughput;
Conference_Titel :
Communications, 1999. ICC '99. 1999 IEEE International Conference on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-5284-X
DOI :
10.1109/ICC.1999.765578