DocumentCode :
2814569
Title :
Performance improvement with circuit-level speculation
Author :
Liu, Tong ; Lu, Shih-Lien
Author_Institution :
Intel Corp., USA
fYear :
2000
fDate :
2000
Firstpage :
348
Lastpage :
355
Abstract :
Current superscalar microprocessors´ performance depends on its frequency and the number of useful instructions that can be processed per cycle (IPC). In this paper we propose a method called approximation to reduce the logic delay of a pipe-stage. The basic idea of approximation is to implement the logic function partially instead of fully. Most of the time the partial implementation gives the correct result as if the function is implemented fully but with fewer gates delay allowing a higher pipeline frequency. We apply this method on three logic blocks. Simulation results show that this method provides some performance improvement for a wide-issue superscalar if these stages are finely pipelined
Keywords :
computational complexity; microprocessor chips; performance evaluation; circuit-level speculation; gates delay; logic blocks; logic delay; logic function; performance improvement; simulation results; superscalar microprocessors´ performance; wide-issue superscalar; Acceleration; Adders; Clocks; Delay; Frequency; Logic circuits; Logic functions; Microprocessors; Parallel processing; Pipelines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microarchitecture, 2000. MICRO-33. Proceedings. 33rd Annual IEEE/ACM International Symposium on
Conference_Location :
Monterey, CA
ISSN :
1072-4451
Print_ISBN :
0-7695-0924-X
Type :
conf
DOI :
10.1109/MICRO.2000.898084
Filename :
898084
Link To Document :
بازگشت