DocumentCode :
2815768
Title :
Evolutionary repair for evolutionary design of combinational logic circuits
Author :
Zhang, Xin ; Luo, Wenjian
Author_Institution :
Sch. of Comput. Sci. & Technol., Univ. of Sci. & Tech. of China, Hefei, China
fYear :
2012
fDate :
10-15 June 2012
Firstpage :
1
Lastpage :
8
Abstract :
Evolutionary algorithms have been adopted to design logic circuits for many years. However, it takes too much time for evolutionary algorithms to generate circuits directly. Recently, the repair technique has been introduced into evolutionary design of the circuit to significantly decrease the time cost. And yet, the repair technique costs a lot of gate resource. In this paper, the evolutionary repair for evolutionary design of the combinational circuit is proposed, which generates the repair circuits with an evolutionary algorithm. The evolutionary repair could reduce the gate resource cost and does not spend much more time. The evolutionary repair is merged into the traditional evolutionary algorithm to form a novel evolutionary design algorithm, i.e. the erEDA. The experimental results demonstrate that the erEDA could balance the time cost and the gate resource consumption.
Keywords :
combinational circuits; evolutionary computation; logic design; logic gates; combinational logic circuits; erEDA; evolutionary design algorithm; evolutionary repair; gate resource consumption; gate resource cost reduction; Adders; Evolutionary computation; Layout; Logic gates; Maintenance engineering; Pins; Vectors; combinational logic circuit; evolutionary algorithm; evolvable hardware; repair technique;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Evolutionary Computation (CEC), 2012 IEEE Congress on
Conference_Location :
Brisbane, QLD
Print_ISBN :
978-1-4673-1510-4
Electronic_ISBN :
978-1-4673-1508-1
Type :
conf
DOI :
10.1109/CEC.2012.6256165
Filename :
6256165
Link To Document :
بازگشت