Title :
XTP in VLSI protocol decomposition for ASIC implementation
Author :
Schwaderer, William D.
Author_Institution :
InterFax Inc., Menlo Park, CA, USA
fDate :
30 Sep-3 Oct 1990
Abstract :
The provision of VLSI support for protocols is viewed as an exercise in decomposition of protocol processing. The Xpress transfer protocol (XTP) is described as a representative protocol with some new features. A general-purpose VLSI architecture is described that supports XTP and other protocols. It is shown how the coupled protocol engine hardware and XTP protocol design achieves data rivering rates for multiple protocols at previously unachievable price performance levels
Keywords :
VLSI; application specific integrated circuits; local area networks; protocols; ASIC; VLSI protocol decomposition; XTP protocol design; Xpress transfer protocol; coupled protocol engine hardware; protocol processing; Application specific integrated circuits; Bandwidth; Computer network management; Data communication; Engines; Hardware; Lighting control; Multicast protocols; Technology management; Very large scale integration;
Conference_Titel :
Local Computer Networks, 1990. Proceedings., 15th Conference on
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-8186-2109-5
DOI :
10.1109/LCN.1990.128666