DocumentCode :
2817290
Title :
An all-digital PLL using frequency multiplying/dividing number with decimals in 0.18-μm digital CMOS
Author :
Watanabe, Takamoto ; Yamauchi, Shigenori ; Terasawa, Tomohito
Author_Institution :
Corp. R&D Dept. 2, DENSO Corp., Kariya
fYear :
2008
fDate :
19-21 May 2008
Firstpage :
544
Lastpage :
549
Abstract :
An all-digital PLL that generates arbitrary output clock frequencies with only one reference clock frequency is presented. The method adopted in this study uses multiplying/dividing numbers with decimals. A ring-delay-line (RDL) consisting of 32 stages makes it possible for both the frequency detector and digitally-controlled oscillator to have a common time base, resulting in this unique clock generator. Evaluation experiments were conducted using a 0.18-mum CMOS test chip of 0.096 mm2. In the case of a reference clock frequency of 60 kHz and multiplying number of 16.666, we confirmed a 999.96 kHz output clock with 11.6 ppm frequency error and 540 ps jitter standard deviation.
Keywords :
CMOS digital integrated circuits; clocks; delay lines; frequency dividers; frequency multipliers; phase locked loops; CMOS test chip; all-digital PLL; clock frequency; clock generator; digital CMOS; digitally-controlled oscillator; frequency 60 kHz; frequency 999.96 kHz; frequency detector; frequency multiplying/dividing number; ring-delay-line; size 0.18 mum; time 540 ps; Clocks; Delay effects; Detectors; Digital integrated circuits; Digital-to-frequency converters; Frequency conversion; Phase locked loops; Research and development; Ring oscillators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Frequency Control Symposium, 2008 IEEE International
Conference_Location :
Honolulu, HI
ISSN :
1075-6787
Print_ISBN :
978-1-4244-1794-0
Electronic_ISBN :
1075-6787
Type :
conf
DOI :
10.1109/FREQ.2008.4623058
Filename :
4623058
Link To Document :
بازگشت