DocumentCode :
2817787
Title :
Synthesis scheme for low power designs with multiple supply voltages by heuristic algorithms
Author :
Wang, Ling ; Jiang, Yingtao ; Selvaraj, Henry
Author_Institution :
Dept. of Electr. & Comput. Eng., Nevada Univ., Las Vegas, NV, USA
Volume :
2
fYear :
2004
fDate :
5-7 April 2004
Firstpage :
826
Abstract :
We present three heuristics synthesis schemes to minimize power consumption with resources operating at multiple voltages under timing and resource constraints. Unlike the conventional methods where only scheduling is considered, all these schemes consider both scheduling and partitioning simultaneously to reduce power consumption due to the functional units as well as the interconnects among them. Experiments with a number of DSP benchmarks show that the proposed algorithms achieve different performance.
Keywords :
circuit complexity; high level synthesis; integrated circuit design; logic partitioning; low-power electronics; minimisation; power consumption; simulated annealing; DSP benchmark; heuristic algorithm; high level synthesis; integrated circuit design; logic partitioning; low power design; multiple supply voltage; power consumption minimization; resource constraints; timing constraints; Algorithm design and analysis; Digital signal processing; Energy consumption; Heuristic algorithms; Integrated circuit interconnections; Partitioning algorithms; Processor scheduling; Scheduling algorithm; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: Coding and Computing, 2004. Proceedings. ITCC 2004. International Conference on
Print_ISBN :
0-7695-2108-8
Type :
conf
DOI :
10.1109/ITCC.2004.1286761
Filename :
1286761
Link To Document :
بازگشت