DocumentCode :
2818131
Title :
The Buffer Depth Analysis of 2-Dimension Mesh Topology Network-on-Chip with Odd-Even Routing Algorithm
Author :
Zhang, Wang ; Wu, Wuchen ; Zuo, Lei ; Peng, Xiaohong
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing, China
fYear :
2009
fDate :
19-20 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
The network-on-chip (NoC) has been recognized as a paradigm to solve system-on-chip (SoC) design challenges, due to many of the problems that will be faced by the designers of multi-billion transistor chips. The infrastructure of network tail determines system performance and cost. The virtual channel buffer depth of tail´s input channel is one of the key design problems. The deep input channel buffer depth, which is at each tail in the NoC, increases the overall area of chips. At the same time, depending on the network workload, increasing the buffer size can reduce the network latency by orders of magnitude. This paper analyses the buffer depth of 2-dimension mesh topology NoC with odd-even routing algorithm based on NoC interconnect routing and application modeling (NIRGAM) simulator. The analysis results reveal that the optimized input first-in-fist-out (FIFO) buffer depth of virtual channel has not relationship with network scale for 2-dimension mesh topology NoC at constant bit rate (CBR) traffic condition. The optimized input FIFO buffer depth of virtual channel is all 6 for 2×2, 3×3 and 4×4 mesh topology NoC.
Keywords :
logic design; network routing; network topology; network-on-chip; 2-dimension mesh topology network-on-chip; NIRGAM stimulator; NoC; NoC interconnect routing and application modeling simulator; SoC design; buffer depth analysis; constant bit rate traffic condition; multibillion transistor chip; odd-even routing algorithm; optimized input first-in-fist-out buffer depth; system-on-chip design; tail input channel; virtual channel buffer depth; Algorithm design and analysis; Costs; Delay; Face recognition; Network topology; Network-on-a-chip; Routing; System performance; System-on-a-chip; Tail;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Engineering and Computer Science, 2009. ICIECS 2009. International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4994-1
Type :
conf
DOI :
10.1109/ICIECS.2009.5363412
Filename :
5363412
Link To Document :
بازگشت