DocumentCode :
2818627
Title :
Parallel VLSI neural system design for time-delay speech recognition computing
Author :
Zhang, David D.
Author_Institution :
Dept. of Comput. Sci., City Univ. of Hong Kong, Kowloon, Hong Kong
fYear :
1997
fDate :
19-21 Mar 1997
Firstpage :
12
Lastpage :
17
Abstract :
Neural system, as processors of time-sequence patterns, have been successfully applied to several speaker-dependent speech recognition computing. They can be efficiently implemented by a pipelined architecture. In this paper, parallel time-delay speech recognition computing for VLSI neural systems is presented. The system design methodology is to emphasize coordination between computational model, architectural description, and VLSI systolic implementation. Examples of time-delay speech recognition applications to VLSI neural system design and performance analysis are given to illustrate effectiveness of the parallel computation
Keywords :
delays; neural chips; neural net architecture; parallel architectures; speech recognition; VLSI neural system design; parallel time-delay speech recognition; pipelined architecture; speaker-dependent; speech recognition; time-delay speech recognition computing; time-sequence patterns; Computational modeling; Computer architecture; Concurrent computing; Delay; Nonhomogeneous media; Parallel architectures; Performance analysis; Pipelines; Speech recognition; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Parallel and Distributed Computing, 1997. Proceedings
Conference_Location :
Shanghai
Print_ISBN :
0-8186-7876-3
Type :
conf
DOI :
10.1109/APDC.1997.574008
Filename :
574008
Link To Document :
بازگشت