Title :
Model reduction techniques for the formal verification of hardware dependent software
Author :
Ecker, Wolfgang ; Esen, Volkan ; Findenig, Rainer ; Steininger, Thomas ; Velten, Michael
Author_Institution :
Infineon Technol., Hagenberg, Austria
Abstract :
Contemporary researches provide many solutions for formally verifying both hardware and software systems. In this paper, we describe the formal verification of assembly programs, which are part of the HW/SW interface in hybrid systems. We have developed several methods to model assembly programs in VHDL in order to verify their functionality. Our discussion will show that, by applying different reduction methods, we managed to formally verify the correctness of iterative algorithms with execution times higher than 6000 clock cycles.
Keywords :
formal verification; hardware-software codesign; reduced order systems; HW-SW interface; VHDL; formal verification; hardware dependent software; hybrid systems; iterative algorithms; model reduction techniques; Assembly systems; Clocks; Costs; Embedded system; Formal verification; Hardware; Iterative algorithms; Performance analysis; Reduced order systems; Software systems; Control Flow Analysis; Correctness of Assembly Programs; Cycle Accurate Modeling; Cycle Optimized Modeling; Formal Verification;
Conference_Titel :
High Level Design Validation and Test Workshop (HLDVT), 2010 IEEE International
Conference_Location :
Anaheim, FL
Print_ISBN :
978-1-4244-7805-7
DOI :
10.1109/HLDVT.2010.5496647