DocumentCode :
2820330
Title :
A 10-bit piplined A/D converter with split calibration and opamp-sharing technique
Author :
Hung, Li-Han ; Huang, Yen-Chuan ; Lee, Tai-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2010
fDate :
26-29 April 2010
Firstpage :
190
Lastpage :
193
Abstract :
A digital calibration technique based on the split-ADC is proposed to correct linear gain errors in a 10-bit pipelined A/D converter, which allows the use of low-gain amplifiers in conversion stages. Fabricated in a 0.35-μm CMOS technology, the core area of the ADC occupies 1.64 mm2. The opamp-sharing technique helps to reduce the core power consumption to 45 mW from a 3-V supply voltage at 50 MS/s. The SNDR and the SFDR of the calibrated output exhibit 55.2 dB and 67.0 dB, respectively. The proposed calibration system converges in less than 5 × 105 cycles.
Keywords :
CMOS digital integrated circuits; amplifiers; analogue-digital conversion; calibration; errors; CMOS technology; core area; core power consumption; linear gain errors; low-gain amplifiers; opamp-sharing technique; pipelined A/D converter; size 0.35 mum; split digital calibration; voltage 3 V; word length 10 bit; Analog-digital conversion; CMOS technology; Calibration; Circuits; Energy consumption; Error correction; Fabrication; Gain; Pipelines; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design Automation and Test (VLSI-DAT), 2010 International Symposium on
Conference_Location :
Hsin Chu
Print_ISBN :
978-1-4244-5269-9
Electronic_ISBN :
978-1-4244-5271-2
Type :
conf
DOI :
10.1109/VDAT.2010.5496722
Filename :
5496722
Link To Document :
بازگشت