Title :
Design and Simulation of PCI Express Transaction Layer
Author_Institution :
Sch. of ISE, Shandong Univ. of Sci. & Technol., Qingdao, China
Abstract :
This paper analyzes the architecture and function of PCI Express transaction layer. The author gave the receiver and transmitter flowchart and state transition diagram of transaction layer. The paper designed transaction layer IP core in the system level with top-down design method, wrote the Verilog HDL codes to implement transaction layer, wrote testbench to verify the correctness of the design module for function simulation. The codes were simulated by Synopsys VCS. The simulation results show that the designed IP core meets the required of the protocol of PCI Express¿ base specification revision 2.0. The design validate its correctness and supports the function of PCI express transaction layer.
Keywords :
flowcharting; hardware description languages; peripheral interfaces; PCI Express base specification revision 2.0; PCI Express transaction layer; Synopsys VCS; Verilog HDL codes; receiver flowchart; state transition diagram; top-down design method; transaction layer IP core; transmitter flowchart; Analytical models; Fabrics; Flowcharts; Hardware design languages; Paper technology; Payloads; Switches; Traffic control; Transmitters; Virtual colonoscopy;
Conference_Titel :
Computational Intelligence and Software Engineering, 2009. CiSE 2009. International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4507-3
Electronic_ISBN :
978-1-4244-4507-3
DOI :
10.1109/CISE.2009.5363534