Title :
0.5-V, 150-MHz, bulk-CMOS SRAM with suspended bit-line read scheme
Author :
Suzuki, Toshikazu ; Moriwaki, Shinichi ; Kawasumi, Atsushi ; Miyano, Shinji ; Shinohara, Hirofumi
Author_Institution :
Extremely Low Power R&D Dept., Semicond. Technol. Acad. Res. Center, Tokyo, Japan
Abstract :
A low-voltage high-speed bulk-CMOS SRAM that operates over 100MHz at 0.5V, for the first time, is proposed. A novel 8-transistor (8T) memory cell with a complementary read port (C-RP) improves the read speed by enabling differential bit-line sensing, while the conventional 8T SRAM drives the bit line with a single read port (S-RP). The cell layout of the C-RP SRAM has point symmetry and a small area overhead (1.4x) compared with the conventional 6T SRAM cell, without any additional layers. The read delay and the delay variation at 0.5V were reduced by 52% and 54%, respectively, compared with the conventional S-RP 8T cell. A suspended bit-line read (SBLR) scheme is also applied to the read circuit in order to eliminate the leakage current from the unselected cells, which is an inevitable issue for a C-RP 8T cell with a conventional voltage sense amplifier (VSA). The simulated results of 1 Kbit SRAM in a 65-nm standard bulk-CMOS technology demonstrated 150-MHz operating frequency at 0.5-V single Vdd without any assist techniques. The power-delay product was reduced by 64% compared with the conventional S-RP 8T This SRAM was implemented in test chips using 65-nm and 40-nm bulk-CMOS technologies.
Keywords :
CMOS memory circuits; SRAM chips; amplifiers; delay circuits; leakage currents; low-power electronics; read-only storage; 8-transistor memory cell; SBLR scheme; SRAM cell; cell layout; complementary read port; delay variation; differential bit-line sensing; frequency 150 MHz; leakage current; low-voltage high-speed bulk-CMOS SRAM; power-delay product; read circuit; read delay; read speed; single read port; size 65 nm; suspended bit-line read scheme; voltage 0.5 V; voltage sense amplifier; Arrays; CMOS integrated circuits; CMOS technology; Delay; Integrated circuit modeling; Layout; Random access memory;
Conference_Titel :
ESSCIRC, 2010 Proceedings of the
Conference_Location :
Seville
Print_ISBN :
978-1-4244-6662-7
DOI :
10.1109/ESSCIRC.2010.5619716