DocumentCode :
2822230
Title :
PIM architectures to support petaflops level computation in the HTMT machine
Author :
Kogge, Peter M. ; Brockman, Jay B. ; Freeh, Vincent W.
Author_Institution :
Dept. of Comput. Sci. & Eng., Notre Dame Univ., IN, USA
fYear :
2000
fDate :
36861
Firstpage :
35
Lastpage :
44
Abstract :
The HTMT project is an ambitions attempt to combine a variety of emerging technologies into a petaflops-level computing system available many years before an equivalent machine can be built from current technologies. One of the key problems in such an architecture is overcoming latencies between the main memory and the high performance CPUs, which can grow to literally tens of thousands of cycles. In HTMT the approach taken to overcoming this is a multi-level memory system, with most of the levels to be fabricated using Processing-In-Memory (PIM) technologies in architectures which actively manage the flow of data without centralized CPU control. This paper overviews the current architecture for such chips within the context of the HTMT system, and how this architecture supports the expected execution model
Keywords :
data flow computing; multi-threading; parallel architectures; 1 PFLOPS; HTMT machine; PIM architectures; Processing-In-Memory; architecture; multithreading; petaflops level computation; Centralized control; Computer architecture; Context modeling; Control systems; Delay; Energy management; Memory management; Parallel processing; Risk management; Supercomputers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Architecture for Future Generation High-Performance Processors and Systems, 1999. International Workshop
Conference_Location :
Maui, HI
ISSN :
1537-3223
Print_ISBN :
0-7695-0650-x
Type :
conf
DOI :
10.1109/IWIA.1999.898841
Filename :
898841
Link To Document :
بازگشت