Title :
Knowledge-based analogue VLSI layout synthesis
Author :
Chowdhury, M.F. ; Massara, R.E.
Author_Institution :
Dept. of Electron. Syst. Eng., Essex Univ., Colchester, UK
Abstract :
Discusses the incorporation of knowledge-based engineering for automatic layout synthesis in analogue VLSI circuits. Whilst examples are described in terms of CMOS technology, this is not restrictive and the methods described are immediately extensible to other technologies. The study involves a knowledge-based approach combined with traditional algorithmic methods to realise a design system that is capable of automatically producing the layout of an analogue circuit described in netlist form. It is assumed in common with other studies of this problem that the circuit is composed of commonly-encountered functional blocks such as differential pairs, current mirrors, bias stages, output stages, etc. The authors give a detailed discussions of the exact method adopted for the analogue layout synthesis illustrating how knowledge-based engineering is employed to resolve some specific layout problems in analogue circuit synthesis. The system described here treats the layout synthesis problem in a hierarchical manner
Keywords :
CMOS integrated circuits; VLSI; active networks; amplifiers; circuit layout CAD; knowledge based systems; linear integrated circuits; CMOS; analogue VLSI circuits; analogue VLSI layout synthesis; analogue circuit synthesis; analogue layout synthesis; automatic layout synthesis; bias stages; current mirrors; differential pairs; functional blocks; hierarchical system partitioning; knowledge-based engineering; netlist form; output stages; specific layout problems;
Conference_Titel :
Algorithmic and Knowledge Based CAD for VLSI, IEE Colloquium on
Conference_Location :
London