Title :
CAD for dual-Vth CMOS circuits
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
Abstract :
Leakage power has become one of the major obstacles to Moore´s law. Unless, leakage power is lowered by orders of magnitude, we cannot enjoy the progress that technology scaling offers. Dual-Vth has emerged as an increasingly important technology that achieves very low standby leakage power, while maintaining high-performance. This paper provides a comprehensive overview of design issues related to digital integrated circuits with embedded dual-Vth. It is shown that the methodology to optimally design such dual-Vth circuits must involve: (1) accurate modeling of the gate delays in the design, and (2) efficient estimation of the leakage current in every gate. The power minimization problem is then defined, taking all possible design criteria into account. The choice of the value of the threshold voltages is finally addressed.
Keywords :
CMOS integrated circuits; circuit CAD; integrated circuit design; leakage currents; minimisation; Moore law; circuit CAD; digital integrated circuit design; dual-Vth CMOS circuits; gate delays; leakage current; leakage power; power minimization; threshold voltages; CMOS logic circuits; Capacitance; Design methodology; Flip-flops; Frequency; Logic circuits; Logic design; Propagation delay; Threshold voltage; Timing;
Conference_Titel :
Circuits and Systems, 2003 IEEE 46th Midwest Symposium on
Print_ISBN :
0-7803-8294-3
DOI :
10.1109/MWSCAS.2003.1562560