DocumentCode :
2825087
Title :
An all digital phase locked loop fault tolerant clock
Author :
Van Alen, D.J. ; Somani, A.K.
Author_Institution :
Boeing Aerospace, Seattle, WA, USA
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
3170
Abstract :
An implementation of a fault-tolerant clock is presented. The clock is quad redundant, designed according to a structured methodology that is tolerant to faults in any one of its four channels. This was achieved through the use of an all-digital phase-locked-loop (ADPLL) design that maintains synchronization to within 90° between all nonfaulty channels. Experimental results are provided that correlate simulation runs with data obtained from prototype hardware. Methods for further enhancing the design are also presented
Keywords :
clocks; fault tolerant computing; phase-locked loops; all-digital phase-locked-loop; fault-tolerant clock; nonfaulty channels; quad redundant; simulation runs; synchronization; Analytical models; Application software; Circuit faults; Clocks; Design methodology; Fault tolerance; Fault tolerant systems; Frequency; Phase locked loops; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176225
Filename :
176225
Link To Document :
بازگشت