Title :
Stability analysis of SRAM cell for energy reduction using deep sub micron technology
Author :
Gomase, Saurabh ; Tijare, Ankita ; Kakde, Sandeep
Author_Institution :
Dept. of Electron. Eng., Yeshwantrao Chavan Coll. of Eng., Nagpur, India
Abstract :
Low Power VLSI Circuit has great demand in present world; Power consumption is very less in CMOS circuit Design, so we built SRAM using CMOS which consume less power and have less read and write time. By fabricating millions of transistor over a single chip this decrease Device size and increase chip density of circuit. The charging and discharging of bit line and bit line is depends on barred and write operation. To enhance the power performance of the SRAM cell static noise margin (SNM) has to be improved. A SRAM cell must meet requirements for operation in sub-micron ranges. The SRAM cell random fluctuation of electrical characteristics and substantial leakage current has significant impact due to scaling of CMOS technology. The paper present dynamic 12T SRAM cell and comparing the various different SRAM cell with respect to conventional SRAM 6T & 8T in various aspects such as to verify read stability and write stability analysis POWER-curve waveform is use. Simulation results affirmed that proposed 12T SRAM cell achieved improved read and write stability, read current, and leakage current in 50nm Technology comparing with conventional SRAM 6T & 8T using tanner EDA tool 13.0.
Keywords :
CMOS integrated circuits; SRAM chips; VLSI; circuit stability; electronic design automation; leakage currents; low-power electronics; CMOS circuit; POWER-curve waveform; SNM; deep sub micron technology; dynamic 12T SRAM cell; electrical characteristics; energy reduction; low power VLSI circuit; random fluctuation; read current; read stability analysis; size 50 nm; static noise margin; substantial leakage current; tanner EDA tool 13.0; write stability analysis; CMOS integrated circuits; Computer architecture; Microprocessors; SRAM cells; Stability analysis; Transistors; AreaSRAM cell; Low Power Leakage; Read/write operationstabilityand 12T SRAM cell tanner EDA 13.0; power dissipation;
Conference_Titel :
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7224-1
DOI :
10.1109/ECS.2015.7125009