DocumentCode :
282580
Title :
A unified approach to the synthesis of fully testable sequential machines
Author :
Devadas, Srinivas ; Keutzer, Kurt
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
Volume :
i
fYear :
1990
fDate :
2-5 Jan 1990
Firstpage :
427
Abstract :
The authors unify and extend the various approaches to synthesizing fully testable sequential circuits that can be modeled as finite state machines (FSMs). Classes of redundancies are identified, and equivalent-state redundancies are isolated as those most difficult to eliminate. It is then shown that the essential problem behind equivalent-state redundancies is the creation of valid/invalid state pairs. Techniques are presented for developing differentiating sequences for valid/invalid state pairs created by a fault, as well as techniques for retaining these sequences in the presence of that fault. The notion of fault-effect disjointness is used to investigate optimal and constrained synthesis procedures. Techniques used in this investigation include fault simulation, Boolean covering, algebraic factorization, and state assignment. Experimental results using the synthesis procedures as well as comparisons to previous approaches are presented
Keywords :
Boolean functions; finite automata; logic CAD; sequential circuits; Boolean covering; algebraic factorization; equivalent-state redundancies; fault simulation; fault-effect disjointness; finite state machines; fully testable sequential machines; state assignment; unified approach; Central Processing Unit; Circuit faults; Circuit synthesis; Circuit testing; Feedback; Logic testing; Redundancy; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Sciences, 1990., Proceedings of the Twenty-Third Annual Hawaii International Conference on
Conference_Location :
Kailua-Kona, HI
Type :
conf
DOI :
10.1109/HICSS.1990.205143
Filename :
205143
Link To Document :
بازگشت