DocumentCode :
2827569
Title :
FPGA Implementation of a Phase Locked Loop Based on Random Sampling
Author :
Sonnaillon, Maximiliano O. ; Bonetto, Fabian J.
Author_Institution :
Balseiro Inst., San Carlos de Bariloche
fYear :
2007
fDate :
28-26 Feb. 2007
Firstpage :
1
Lastpage :
6
Abstract :
A phase locked loop (PLL) based on digital signal processing and random sampling is proposed in this paper. Field programmable gate array (FPGA) technology is used to implement a prototype. The random sampling scheme is used to reduce the sampling frequency requirements without aliasing effects. The possibility of sampling and processing at lower frequencies allows the implementation of complete-digital high-frequency systems, without limitations imposed by the analog to digital converter and the signal processing unit. The basic principles are presented, and the implemented algorithms are described. Experimental results show the PLL performance.
Keywords :
analogue-digital conversion; digital signal processing chips; field programmable gate arrays; phase locked loops; signal sampling; FPGA implementation; analog-to-digital converter; digital signal processing; field programmable gate array; phase locked loop; random sampling; Analog-digital conversion; Digital signal processing; Field programmable analog arrays; Field programmable gate arrays; Frequency conversion; Phase locked loops; Prototypes; Sampling methods; Signal processing algorithms; Signal sampling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2007. SPL '07. 2007 3rd Southern Conference on
Conference_Location :
Mar del Plata
Print_ISBN :
1-4244-0606-4
Type :
conf
DOI :
10.1109/SPL.2007.371715
Filename :
4234312
Link To Document :
بازگشت