DocumentCode :
2827645
Title :
The limits of digital testing for dynamic circuits
Author :
Adams, R. Dean ; Cooley, Edmond S.
Author_Institution :
Design for Testability, IBM Corp., Endicott, NY, USA
fYear :
1999
fDate :
1999
Firstpage :
28
Lastpage :
32
Abstract :
Dynamic circuits are faster and have a different circuit topology from their static counterparts. These topological differences require changes in fault modeling and test strategies. Digital testing, while adequate far static logic, misses numerous faults in dynamic circuits due to the implicit assumptions surrounding the stuck-at fault model. A fault model reduction technique was employed which simplifies large circuits without loss of information on the ways that circuits can fail. Numerous faults were singly inserted and possible faulty operation was analyzed. The faults missed by digital testing are detailed and alternative test strategies are discussed. In many cases significant dynamic circuit robustness is lost due to faults which are digitally undetectable
Keywords :
VLSI; fault diagnosis; integrated circuit modelling; integrated circuit testing; network topology; IC testing; circuit topology; digital testing; dynamic circuits; fault model reduction; fault modeling; test strategies; Circuit faults; Circuit testing; Circuit topology; Foot; Logic circuits; Logic design; Logic devices; Logic gates; Logic testing; Microprocessors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-0146-X
Type :
conf
DOI :
10.1109/VTEST.1999.766643
Filename :
766643
Link To Document :
بازگشت