DocumentCode :
2827684
Title :
On testing of non-isolated embedded legacy cores and their surround logic
Author :
Pomeranz, Irith ; Zorian, Yervant
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1999
fDate :
1999
Firstpage :
41
Lastpage :
48
Abstract :
We consider issues related to the testing of a legacy core embedded in user-defined logic. We assume that the only information available about the core is its test set. We provide procedures for testing the core and its surrounding logic without adding DFT logic. The procedures maximize the information extracted from the test set given for the core, in order to maximize the fault coverage achieved without DFT. We also describe DFT insertion procedures. The core and the surrounding logic are considered simultaneously during DFT insertion to minimize the amount of DFT logic required
Keywords :
automatic testing; design for testability; embedded systems; fault diagnosis; integrated circuit testing; logic testing; DFT insertion procedures; fault coverage; nonisolated embedded legacy cores; surround logic; test set; user-defined logic; Cities and towns; Data mining; Delay; Embedded computing; Hardware; Joining processes; Logic testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-0146-X
Type :
conf
DOI :
10.1109/VTEST.1999.766645
Filename :
766645
Link To Document :
بازگشت