DocumentCode :
2827712
Title :
Multiple design error diagnosis and correction in digital VLSI circuits
Author :
Veneris, Andreas ; Venkataraman, Srikanth ; Hajj, Ibrahim N. ; Fuchs, W. Kent
Author_Institution :
Dept. of Comput. Sci., Illinois Univ., Urbana, IL, USA
fYear :
1999
fDate :
1999
Firstpage :
58
Lastpage :
63
Abstract :
With the increase in the complexity of VLSI circuit design, logic design errors can occur during synthesis. In this work, we present a method for multiple design error diagnosis and correction. Our approach uses the results of test vector simulation for both error detection and error correction. This makes it applicable to circuits with no global BDD representation. In addition, diagnosis is performed through an implicit enumeration of potentially erroneous lines in an effort to avoid the exponential explosion of the error space. Experimental results on ISCAS´85 benchmark circuits show that our approach can typically detect and correct 1, 2 and 3 errors within seconds of CPU time
Keywords :
VLSI; digital integrated circuits; error correction; fault diagnosis; integrated circuit design; logic CAD; ISCAS´85 benchmark circuits; VLSI circuit design; digital VLSI circuits; error correction; error space; logic design errors; multiple design error diagnosis; test vector simulation; Benchmark testing; Binary decision diagrams; Circuit simulation; Circuit synthesis; Circuit testing; Design methodology; Error correction; Explosions; Logic design; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-0146-X
Type :
conf
DOI :
10.1109/VTEST.1999.766647
Filename :
766647
Link To Document :
بازگشت