DocumentCode :
2827724
Title :
Quantitative Comparison of Switching Strategies for Networks on Chip
Author :
Leroy, Anthony ; Picalausa, Julien ; Milojevic, Dragomir
Author_Institution :
Univ. Libre de Bruxelles, Bruxelles
fYear :
2007
fDate :
28-26 Feb. 2007
Firstpage :
57
Lastpage :
62
Abstract :
To ensure low power consumption while maintaining flexibility and performance, future systems-on-chip (SoC) will integrate many processor nodes and memory units. To interconnect these IP nodes, networks-on-chip (NoC) have been proposed as an efficient and scalable alternative to shared buses. One major problem consists in being able to compare choices and strategies in NoC design. To tackle this problem, we propose a complete highly configurable framework called Polymorpher which enables a quantitative comparison of the performance and energy consumption of different NoC communication component architectures. Our models are based on a set of basic VHDL communication components that can be reused for different designs. This common test-bed allows us to fairly and accurately compare different types of communication components in terms of energy consumption, delay and area. In particular, the framework enables easy instantiation and exploration of different types of routers. We have chosen to explore different switching strategies and parameters as an example of the possibilities offered by our tool. Our study compares quantitatively different switching techniques widely used in NoCs (store and forward, virtual cut through, wormhole) in terms of power consumption, area overhead and delay with a post lay-out gate-level simulation.
Keywords :
hardware description languages; network-on-chip; telecommunication switching; IP nodes; Polymorpher; VHDL communication component; delays; networks on chip communication component architecture; post lay-out gate-level simulation; switching strategy; systems-on-chip; Bandwidth; Communication switching; Delay; Energy consumption; Network-on-a-chip; Process design; Quality of service; System-on-a-chip; Testing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2007. SPL '07. 2007 3rd Southern Conference on
Conference_Location :
Mar del Plata
Print_ISBN :
1-4244-0606-4
Type :
conf
DOI :
10.1109/SPL.2007.371724
Filename :
4234321
Link To Document :
بازگشت