Title :
Advanced synchronous scan test methodology for multi clock domain ASICs
Author :
Schmid, Josef ; Knäblein, Joachim
Author_Institution :
Lucent Technol. Network Syst., Nuremberg, Germany
Abstract :
VLSI integrated circuits like complex ASICs and SOCs often require a multi clock design style for functional and/or performance reasons. Especially in telecom applications there are often many complex clock structures and clock domain transitions necessary. This requirement complicates the generation of structured test programs (Scan/ATPG, BIST) with current known methods. The result is a lot of test vectors which lead to long CPU and tester times for pattern generation, simulation and test application. Much effort is needed to generate skew insensitive test programs and verify them. This article describes a new approach of scan test implementation and generation of test programs for multi clock systems. By addition of a small and simple test circuit with standard library elements a almost push button solution is now possible. Effort for test program generation, CPU and tester time is reduced significantly. By use of a simple timeset, skew problems are eliminated since the circuit is fully synchronously tested by a two phase clocking scheme
Keywords :
VLSI; application specific integrated circuits; automatic test pattern generation; boundary scan testing; clocks; integrated circuit testing; logic testing; ATPG; BIST; SOCs; VLSI integrated circuits; clock domain transitions; clock structures; multi clock design style; multi clock domain ASICs; skew insensitive test programs; standard library elements; structured test programs; synchronous scan test methodology; test vectors; two phase clocking scheme; Automatic test pattern generation; Built-in self-test; Central Processing Unit; Circuit simulation; Circuit testing; Clocks; System testing; Telecommunications; Test pattern generators; Very large scale integration;
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
Print_ISBN :
0-7695-0146-X
DOI :
10.1109/VTEST.1999.766653