DocumentCode :
2827834
Title :
Scan vector compression/decompression using statistical coding
Author :
Jas, Abhijit ; Ghosh-Dastidar, Jayabrata ; Touba, Nur A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1999
fDate :
1999
Firstpage :
114
Lastpage :
120
Abstract :
A compression/decompression scheme based on statistical coding is presented for reducing the amount of test data that must be stored on a tester and transferred to each core in a core-based design. The test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core. Given the set of test vectors for a core, a statistical code is carefully selected so that it satisfies certain properties. These properties guarantee that it can be decoded by a simple pipelined decoder (placed at the serial input of the core´s scan chain) which requires very small area. Results indicate that the proposed scheme can use a simple decoder to provide test data compression near that of an optimal Huffman code. The compression results in a two-fold advantage since both test storage and test time are reduced
Keywords :
VLSI; boundary scan testing; data compression; integrated circuit testing; statistical analysis; Huffman code; core vendor; core-based design; pipelined decoder; scan vector compression/decompression; serial input; statistical coding; test data; test storage; test time; test vectors; tester memory; Automatic testing; Built-in self-test; Channel capacity; Circuit testing; Data engineering; Decoding; Design engineering; Hardware; Radio access networks; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-0146-X
Type :
conf
DOI :
10.1109/VTEST.1999.766654
Filename :
766654
Link To Document :
بازگشت