DocumentCode :
2827849
Title :
Understanding dual-gate polymer field-effect transistors
Author :
Ha, Tae-Jun ; Sonar, Prashant ; Dodabalapur, Ananth
Author_Institution :
Microelectron. Res. Center, Univ. of Texas at Austin, Austin, TX, USA
fYear :
2012
fDate :
18-20 June 2012
Firstpage :
81
Lastpage :
82
Abstract :
Since the first report that the use of regioregular conjugated polymer semiconductors results in significantly improved device performance in field-effect transistors (FETs), research into polymer FETs such as novel material development, fabrication processes optimization and device architectures employment has been focused [1-2]. One of such attempts is dual-gate configuration based polymer FETs. In a dual-gate device, the semiconductor active layer is sandwiched between two separate dielectrics and carrier concentration or the channel conductivity can be effectively controlled through the voltages applied independently to the top and bottom gate electrodes. Dual-gate devices have been investigated to obtain improved performance such as higher on-current, increased on-off current ratio and decreased threshold voltage [3-4].
Keywords :
field effect transistors; polymers; carrier concentration; channel conductivity; device architectures employment; dual-gate polymer field-effect transistors; fabrication processes optimization; material development; polymer FET; regioregular conjugated polymer semiconductors; semiconductor active layer; FETs; Logic gates; Oscilloscopes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference (DRC), 2012 70th Annual
Conference_Location :
University Park, TX
ISSN :
1548-3770
Print_ISBN :
978-1-4673-1163-2
Type :
conf
DOI :
10.1109/DRC.2012.6256936
Filename :
6256936
Link To Document :
بازگشت