DocumentCode :
2828147
Title :
Soft Error Tolerant Carry-Select Adders Implemented into Altera FPGAs
Author :
Mesquita, Eduardo ; Franck, Helen ; Agostini, Luciano ; Guntzel, Jose Luis
Author_Institution :
Univ. Fed. de Pelotas, Pelotas
fYear :
2007
fDate :
28-26 Feb. 2007
Firstpage :
199
Lastpage :
202
Abstract :
The drastic shrink in transistor dimensions is making circuits more susceptible to radiation-induced soft errors. While single-event upsets are beginning to be a concern for electronic systems fabricated with nanometer CMOS technology at the sea level, single-event transients (SETs) are also expected to be a serious problem for the upcoming technologies. Thanks to the high logic density and fast turnaround time, FPGAs are currently the main fabric used to implement electronic systems. However, to provide high logic density FPGA devices are also fabricated with state-of-the-art CMOS technology and thus are also susceptible to soft errors. This paper presents a novel technique to protect carry-select adders against SETs. Such technique is based on triple module redundancy (TMR) and explores the inherent duplication existing in carry-select adders to reduce resource overhead.
Keywords :
CMOS logic circuits; adders; fault tolerant computing; field programmable gate arrays; nanoelectronics; transients; electronic system; high logic density Altera FPGA; nanometer CMOS technology fabrication; radiation-induced soft error; single-event transient; soft error tolerant carry-select adder; transistor dimension; triple module redundancy; Adders; CMOS logic circuits; CMOS technology; Fabrics; Field programmable gate arrays; Logic devices; Protection; Redundancy; Sea level; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic, 2007. SPL '07. 2007 3rd Southern Conference on
Conference_Location :
Mar del Plata
Print_ISBN :
1-4244-0606-4
Type :
conf
DOI :
10.1109/SPL.2007.371749
Filename :
4234346
Link To Document :
بازگشت