Title :
Transpose memory for video rate JPEG compression on highly parallel single-chip digital CMOS imager
Author :
Hsieh, Jeff Y F ; van der Avoird, Andre ; Kleihorst, Richard P. ; Meng, Teresa H Y
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
Abstract :
A transpose switch matrix memory (TSMM) is proposed to enable a highly parallel single-chip CMOS sensor/image processor, Xetal, developed at Philips to perform JPEG compression at video rate (30 frames per second, fps) at an image dimension of 640×480 pixels. The integrated solution consists of 320 processing elements and 80 TSMMs, operates at 16 MHz clock rate and 3.3 V supply voltage, and is designed for fabrication at 0.25 micron technology. The processing system can sustain a maximum throughput of 5.12 billion operations per second consuming an estimated 120 mW providing a processing power efficiency of 7 BOPS/Watt. The Xetal architecture is capable of performing pixel level image processing such as fixed pattern noise (FPN) correction, defective pixel concealment, Bayer pattern filtering, RGB-YUV conversion, auto white balancing, and auto exposure control. The TSMM expands support to block level operations including chrominance subsampling, separable 8×8 recursive DCT, and ZZ scan required for JPEG
Keywords :
CMOS digital integrated circuits; CMOS image sensors; code standards; data compression; digital signal processing chips; discrete cosine transforms; integrated memory circuits; parallel architectures; telecommunication standards; transform coding; video coding; 0.25 mum; 120 mW; 16 MHz; 3.3 V; 307200 pixel; 480 pixel; 5.12 GFLOPS; 640 pixel; Bayer pattern filtering; Philips; RGB-YUV conversion; Xetal; Xetal architecture; ZZ scan; auto exposure control; auto white balancing; block level operations; chrominance subsampling; clock rate; defective pixel concealment; fixed pattern noise correction; image dimension; image processor; maximum throughput; parallel single-chip digital CMOS imager; pixel level image processing; processing elements; processing power efficiency; separable recursive DCT; supply voltage; transpose memory; transpose switch matrix memory; video rate JPEG compression; CMOS image sensors; CMOS process; Clocks; Fabrication; Image coding; Pixel; Switches; Transform coding; Video compression; Voltage;
Conference_Titel :
Image Processing, 2000. Proceedings. 2000 International Conference on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-6297-7
DOI :
10.1109/ICIP.2000.899305